CMOS Scaling for the 5 nm Node and Beyond: Device, Process and Technology.

阅读:4
作者:Radamson Henry H, Miao Yuanhao, Zhou Ziwei, Wu Zhenhua, Kong Zhenzhen, Gao Jianfeng, Yang Hong, Ren Yuhui, Zhang Yongkui, Shi Jiangliu, Xiang Jinjuan, Cui Hushan, Lu Bin, Li Junjie, Liu Jinbiao, Lin Hongxiao, Xu Haoqing, Li Mengfan, Cao Jiaji, He Chuangqi, Duan Xiangyan, Zhao Xuewei, Su Jiale, Du Yong, Yu Jiahan, Wu Yuanyuan, Jiang Miao, Liang Di, Li Ben, Dong Yan, Wang Guilei
After more than five decades, Moore's Law for transistors is approaching the end of the international technology roadmap of semiconductors (ITRS). The fate of complementary metal oxide semiconductor (CMOS) architecture has become increasingly unknown. In this era, 3D transistors in the form of gate-all-around (GAA) transistors are being considered as an excellent solution to scaling down beyond the 5 nm technology node, which solves the difficulties of carrier transport in the channel region which are mainly rooted in short channel effects (SCEs). In parallel to Moore, during the last two decades, transistors with a fully depleted SOI (FDSOI) design have also been processed for low-power electronics. Among all the possible designs, there are also tunneling field-effect transistors (TFETs), which offer very low power consumption and decent electrical characteristics. This review article presents new transistor designs, along with the integration of electronics and photonics, simulation methods, and continuation of CMOS process technology to the 5 nm technology node and beyond. The content highlights the innovative methods, challenges, and difficulties in device processing and design, as well as how to apply suitable metrology techniques as a tool to find out the imperfections and lattice distortions, strain status, and composition in the device structures.

特别声明

1、本页面内容包含部分的内容是基于公开信息的合理引用;引用内容仅为补充信息,不代表本站立场。

2、若认为本页面引用内容涉及侵权,请及时与本站联系,我们将第一时间处理。

3、其他媒体/个人如需使用本页面原创内容,需注明“来源:[生知库]”并获得授权;使用引用内容的,需自行联系原作者获得许可。

4、投稿及合作请联系:info@biocloudy.com。