Electro-Physical Technique for Post-Fabrication Measurements of CMOS Process Layer Thicknesses

用于CMOS工艺层厚度后制造测量的电物理技术

阅读:1

Abstract

This paper presents a combined physical and electrical post-fabrication method for determining the thicknesses of the various layers in a commercial 1.5 μm complementary-metal-oxide-semiconductor (CMOS) foundry process available through MOSIS. Forty-two thickness values are obtained from physical step-height measurements performed on thickness test structures and from electrical measurements of capacitances, sheet resistances, and resistivities. Appropriate expressions, numeric values, and uncertainties for each layer of thickness are presented, along with a systematic nomenclature for interconnect and dielectric thicknesses. However, apparent inconsistencies between several of the physical and electrical results for film thickness suggest that further uncertainty analysis is required and the effects of several assumptions need to be quantified.

特别声明

1、本页面内容包含部分的内容是基于公开信息的合理引用;引用内容仅为补充信息,不代表本站立场。

2、若认为本页面引用内容涉及侵权,请及时与本站联系,我们将第一时间处理。

3、其他媒体/个人如需使用本页面原创内容,需注明“来源:[生知库]”并获得授权;使用引用内容的,需自行联系原作者获得许可。

4、投稿及合作请联系:info@biocloudy.com。