A 6-Transistor Ultra-Low Power CMOS Voltage Reference with 0.02%/V Line Sensitivity

一款采用 6 个晶体管的超低功耗 CMOS 电压基准,线路灵敏度为 0.02%/V

阅读:1

Abstract

This work presents a technique for design of ultra-low power (ULP) CMOS voltage references achieving extremely low line sensitivity while maintaining state-of-the-art temperature insensitivity through the use of a 6-transistor (6T) structure. The proposed technique demonstrates good performance in sub-100 nm CMOS technologies. The 65-nm CMOS implementation occupies only 840 μm(2) of area and consumes 28.6 pA from a 0.5 V supply. Measurements from 6 samples from the same wafer show an average line sensitivity of 0.02 %/V, a 10X improvement over previous 65 nm implementations, and an average temperature coefficient of 99.2 ppm/°C.

特别声明

1、本页面内容包含部分的内容是基于公开信息的合理引用;引用内容仅为补充信息,不代表本站立场。

2、若认为本页面引用内容涉及侵权,请及时与本站联系,我们将第一时间处理。

3、其他媒体/个人如需使用本页面原创内容,需注明“来源:[生知库]”并获得授权;使用引用内容的,需自行联系原作者获得许可。

4、投稿及合作请联系:info@biocloudy.com。