Demonstration of Integrated Quasi-Vertical DMOS Compatible with the Bipolar-CMOS-DMOS Process Achieving Ultralow R(ON,sp)

演示与双极CMOS-DMOS工艺兼容的集成准垂直DMOS,实现超低R(ON,sp)

阅读:1

Abstract

An integrated quasi-vertical double-diffused MOSFET (DMOS) with split-gate trench (SGT) structure (SGT-QVDMOS), whose specific ON-state resistance (R(ON,sp)) breaks the traditional Si limit significantly, is proposed and fabricated. The measured data of the latest manufactured device is presented. By introducing the vertical gate poly, the split grounded source poly, and the asymmetric thick oxide in the gate trench, the traditional lateral drift region is folded in the SGT-QVDMOS. In this way, the device voltage withstanding mode transforms from one dimension to two dimensions, including the horizontal and the vertical directions. Combining the electric field modulation effect and the reduced lateral area, which benefit from the quasi-vertical structure, the forward conducting characteristic of the SGT-QVDMOS is effectively improved. According to the measured results from the SGT-QVDMOS manufactured by the 180 nm Bipolar-CMOS-DMOS (BCD) process, the ultralow ON-state resistance is obtained. The device achieves 1.9 V V(TH), 11.07 mΩ∙mm(2) R(ON,sp), and 48.6 V BV, which is 39.0% lower than the traditional Si limit.

特别声明

1、本页面内容包含部分的内容是基于公开信息的合理引用;引用内容仅为补充信息,不代表本站立场。

2、若认为本页面引用内容涉及侵权,请及时与本站联系,我们将第一时间处理。

3、其他媒体/个人如需使用本页面原创内容,需注明“来源:[生知库]”并获得授权;使用引用内容的,需自行联系原作者获得许可。

4、投稿及合作请联系:info@biocloudy.com。